Received: 01 September 2015 Accepted: 16 November 2015 Published: 17 December 2015 # **OPEN** Physical Modeling of Gate-**Controlled Schottky Barrier** Lowering of Metal-Graphene **Contacts in Top-Gated Graphene Field-Effect Transistors** Ling-Feng Mao<sup>1</sup>, Huansheng Ning<sup>1</sup>, Zong-Liang Huo<sup>2</sup> & Jin-Yan Wang<sup>3</sup> A new physical model of the gate controlled Schottky barrier height (SBH) lowering in top-gated graphene field-effect transistors (GFETs) under saturation bias condition is proposed based on the energy conservation equation with the balance assumption. The theoretical prediction of the SBH lowering agrees well with the experimental data reported in literatures. The reduction of the SBH increases with the increasing of gate voltage and relative dielectric constant of the gate oxide, while it decreases with the increasing of oxide thickness, channel length and acceptor density. The magnitude of the reduction is slightly enhanced under high drain voltage. Moreover, it is found that the gate oxide materials with large relative dielectric constant (>20) have a significant effect on the gate controlled SBH lowering, implying that the energy relaxation of channel electrons should be taken into account for modeling SBH in GFETs. Zero band gap and linear energy-momentum relationship are the characteristic properties of the graphene, owing to its two-dimensional nature. Therefore the behavior of carriers in graphene is similar to massless Dirac fermions with speed of 106 m s<sup>-1</sup>. The effective electron mass in monolayer graphene has been obtained from experiments as $0.012m_0$ (m<sub>0</sub> is the free electron mass)<sup>2</sup>. Graphene exhibits a high carrier mobility in the order of 20 000–200 $000 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ at room temperature<sup>3</sup>, $16\ 000-42\ 000\ \text{cm}^2 \text{ V}^{-1} \text{ s}^{-1}^4$ , $10\ 000-15\ 000\ \text{cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ for exfoliated graphene on SiO<sub>2</sub> substrate, and over 100 000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> for suspended samples<sup>5</sup>. This makes graphene as a promising candidate in ultra-fast electronic devices. A Schottky barrier is formed at the interface of the doped graphene-semiconductor junction<sup>6,7</sup>. In comparison with Si-based Schottky junction, experimental results showed that the SBH of grapheme transistor is strongly dependent on the gate voltage. It was observed that effective SBH decreases from 0.45 to 0.25 eV when the gate voltage increases from 0 to 5 V7. However, the explanation of the strong dependence of effective SBH on gate voltage is still not unclear. Yang et al.<sup>7</sup> thought that the SBH could be tuned by adjusting the work function of graphene due to the absence of Fermi-level at the interface. Kim et al.8 believed that the image force also can lower SBH, which will result in some unreasonable conclusions shown in the following content. Chang et al.<sup>25</sup> experimentally reported that the SBH lowering is caused by hot electrons for Schottky barrier nanowire charge-trapping silicon-oxide-nitride-oxide-silicon devices. It implies that the physical origin of the SBH lowering in field-effect transistors caused by hot electrons should carefully be considered. In this paper, the effect of hot-electron is firstly introduced to successfully account for SBH lowering of GFETs. Hot-electron phenomena are important in all semiconductor devices, which are governed by inelastic interactions between carriers and phonons. Elastic and inelastic collisions are the dominant mechanisms for momentum and energy relaxations, respectively. Hot-electron phenomena in semiconductor devices can be analyzed by using the continuity equation, momentum conservation equation, and energy conservation equation9. For transistors with the gate length less than micrometer, the non-equilibrium nature of electrons and phonons must <sup>1</sup>School of Computer & Communication Engineering, University of Science & Technology Beijing, 30 Xueyuan Road, Haidian District Beijing 100083, P. R. China. Institute of Microelectronics, Chinese Academy Science 100029, Beijing, P. R. China. <sup>3</sup>Institute of Microelectronics, Peking University, 100871, Beijing, P. R. China. Correspondence and requests for materials should be addressed to L.-F.M. (email: mail\_lingfeng@aliyun.com) Figure 1. Schematic cross section of a top-gated graphene transistor. be considered $^{10}$ . The electron energy (electron temperature) can be much higher than lattice energy (lattice temperature) in semiconductor devices $^{9-11}$ , while the energy difference between electrons and lattices is governed by the energy relaxation (ER) time $^{12}$ . Experimental results showed that the ER time in a graphene device is about 1 ps, and the electron gas temperature varies from $400\,\mathrm{K}$ to $700\,\mathrm{K}$ when the lattice temperature is $300\,\mathrm{K}$ in single-wall carbon nano-tubes $^{13}$ . Moreover, a larger difference between the electron temperature and the lattice temperature in graphene could be found $^{14}$ . ### Results **Theory.** The aim of this study is to provide an explanation for gate-controlled Schottky barrier of a metal-graphene transistor on a silicon substrate reported in ref. 7. We thought that this modeling of the Schottky barrier height lowering effects could be used in any metal-semiconductor contact. The device architecture of a top-gated graphene field-effect transistor can be simplified as the structure shown in Fig. 1, which is applicable for classical metal-graphene transistor or a metal-graphene transistor on a silicon substrate. The device architecture presented in ref. 7 could be equivalent to that in Fig. 1, when the gate-oxide-semiconductor structure can be treated as a parallel-plate capacitor (it implies that the electric field at the graphene/silicon interface perpendicular to the interface $E_{\rm G}$ equals to zero in Fig. 1). The channel in such a top-gated GFET (Fig. 1) is divided into the source region and the drain region. It is assumed that the electrons are widely spread over the graphene in the drain region and the channel electron, enclosed by the rectangle ABCD in Fig. 1, have the Gauss's surface. The saturation point is defined as x=0, and the electric field outside the graphene layer is set as zero due to the screen effect by channel electrons. In other words, such a structure shown in Fig. 1 can be treated as a parallel-plate capacitor (the gate and the graphene can be regarded as parallel-plate terminals). The total of charge density (the charge density in the gate plus the charge density in the graphene) should be zero, therefore the electric field in the outside region of such a parallel-plate capacitor is zero according to the Gauss law, which is denoted as $E_{\rm G}=0$ . Similar to the surface potential method for metal-oxide-semiconductor field effect transistor (MOSFET)<sup>15</sup>, the Gauss law is applied to the sides of the rectangle ABCD shown in Fig. 1 under saturation bias conditions, $$-\int_{0}^{x}\varepsilon_{ox}E_{ox}(x)dx-\int_{0}^{t_{G}}\varepsilon_{G}E_{S}dt+\int_{0}^{t_{G}}\varepsilon_{G}E(x)dt=-q\int_{0}^{x}\int_{0}^{t_{G}}\frac{(n-p+N_{A}-N_{D})}{\varepsilon_{G}}dxdt \tag{1}$$ where $E_{ox}(x) = \frac{V_G - \psi_s(x) - V_{FB}}{t_{ox}}$ , $\psi_s(x)$ is the surface potential at x, x is the coordinate along the channel (as shown in Fig. 1), $V_G$ is the gate voltage, $V_{FB}$ is the flat band voltage, $t_G$ is the thickness of the graphene layer, $t_{ox}$ is the thickness of the gate oxide, q is the electron charge, $\varepsilon_G$ is the dielectric constant of the graphene, $\varepsilon_{ox}$ is the dielectric constant of the gate oxide, $N_D$ and $N_A$ are the donor and acceptor concentrations, respectively, n is the electron density, p is the hole densities. The surface potential in the channel can be expressed as 16: $$\psi_s(x) = V(x) + V_{BI} \tag{2}$$ where V(x) is the channel surface potential at x, $qV_{BI}$ is the built-in potential energy from Fermi level of the source to the Fermi Level of the channel. Similar to the method in $^{16}$ , for p-type graphene, one obtains $$qV_{BI} = q\phi_{B0} - \left(\frac{E_{gg}}{2} - k_B T \ln\left(\frac{n_A}{n_{ig}}\right)\right)$$ (3) where $E_{\rm gg}$ is the band gap of the graphene and $E_{\rm gg}=0$ for monolayer graphene, $q\phi_{\rm B0}$ is the SBH (initial barrier height without lowering), $n_{\rm A}$ is the donor doping areal density in the graphene layer, $k_{\rm B}$ is the Boltzmann constant, T is the temperature, and $n_{ig}$ is the intrinsic carrier areal concentration of graphene. Thus the derivation of Eq. 1 for p-type graphene under depletion approximation can be written as<sup>16</sup>: $$\frac{d^{2}V(x)}{dx^{2}} - \frac{V(x)}{\varepsilon_{G}t_{G}t_{ox}/\varepsilon_{ox}} + \frac{(V_{G} - V_{BI} - V_{FB})}{\varepsilon_{G}t_{G}t_{ox}/\varepsilon_{ox}} = q\frac{N_{A}}{\varepsilon_{G}}$$ $$\tag{4}$$ Using the boundary conditions $V(0) = V_{\rm sat}$ ( $V_{\rm sat}$ ), the saturation voltage at onset of the saturation region, the position of x=0 is the separating point between the source and drain regions), $V(\Delta L) = V_{\rm D}$ ( $V_{\rm D}$ is the drain voltage, $\Delta L$ is the length of the saturation region), $E(0) = E_{\rm sat}$ ( $E_{\rm sat}$ is the saturation channel electric field)<sup>15</sup>, Eq. 4 can be solved to obtain V(x) as, $$V(x) = -\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}} C + \left(\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}} C + V_{sat}\right) \cosh\left(\frac{x}{\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}}\right) - \sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}} E_{sat} \sinh\left(\frac{x}{\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}}\right)$$ (5) where $C=q rac{N_A}{arepsilon_G}- rac{(V_G-V_{BI}-V_{FB})}{arepsilon_G t_{0d}/arepsilon_{ox}}$ . Thus the channel electric field distribution can be determined as: $$E(x) = -\frac{dV(x)}{dx}$$ $$= -\left[\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}C + \frac{V_{sat}}{\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}}}\right] \sinh\left(\frac{x}{\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}}\right) - E_{sat} \cosh\left(\frac{x}{\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}}\right)$$ (6) In order to determine the effective channel length $L_{\rm E}$ , the length of the saturation region $\Delta L$ is required, the channel potential can be solved at $x = \Delta L$ , $$V_{D} = -\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}C + \left(\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}C + V_{sat}\right)\cosh\left(\frac{\Delta L}{\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}}\right) - \sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}E_{sat} \sinh\left(\frac{\Delta L}{\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}}\right)$$ (7) Note that the lateral electric field along the channel in the source region can be treated as the gradual channel approximation the source voltage is 0 V, thus $V_{sat} = -\int_{-(L-\Delta L)}^{0} E_{sat} dx = -E_{sat}(L-\Delta L)$ (here L is the channel length), Substituting $E_{sat} = -\frac{V_{sat}}{(L-\Delta L)}$ into the Eq. 7, and one obtains $$\Delta L = L - \frac{V_{sat}\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}} \sinh\left(\frac{\Delta L}{\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}}\right)}{\left(V_{D} + \frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}C\right) - \left(\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}C + V_{sat}\right)\cosh\left(\frac{\Delta L}{\sqrt{\frac{\varepsilon_{G}t_{G}t_{ox}}{\varepsilon_{ox}}}}\right)}$$ (8) For simplicity, the lateral electric field in the drain region along the channel can be treated to be linear 15 $$\frac{d^2V}{dx^2}\big|_{x=0} = -\frac{E_{sat}}{L_E} \tag{9}$$ where $L_E = L - \Delta L$ is the effective channel length. Solving Eq.1 with the boundary condition (Eq. 9), one obtains $$E_{sat} = \frac{L_E}{\frac{\varepsilon_G t_{ox}}{\varepsilon_{ox}} - L_E^2} \left( -\frac{t_G t_{ox}}{\varepsilon_{ox}} q N_A + V_G - V_{BI} - V_{FB} \right)$$ (10) Thus the following is obtained: $$V_{sat} = -\frac{L_E^2}{\frac{\varepsilon_G t_{ox}}{\varepsilon_{ox}} - L_E^2} \left( -\frac{t_G t_{ox}}{\varepsilon_{ox}} q N_A + V_G - V_{BI} - V_{FB} \right)$$ (11) Assuming that $L_E\gg\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}=2.1\sqrt{t_{ox}(\mathrm{nm})}$ (for example $t_{\mathrm{ox}}=100\,\mathrm{nm},\,\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}=21\,\mathrm{nm},\,t_{\mathrm{ox}}=1\mathrm{nm},$ $\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}=2.1\,\mathrm{nm},\,$ thus it is found that, for realistic GFETs, such a condition is satisfied in most cases. Eq. 10 and Eq. 11 can be simplified as $$E_{sat} = -\frac{1}{L_E} \left( -\frac{t_G t_{ox}}{\varepsilon_{ox}} q N_A + V_G - V_{BI} - V_{FB} \right)$$ (12) $$V_{sat} = -\frac{t_G t_{ox}}{\varepsilon_{ox}} q N_A + V_G - V_{BI} - V_{FB}$$ (13) Furthermore, assuming that $\Delta L \gg \sqrt{\frac{\varepsilon_C t_G t_{ox}}{\varepsilon_{ox}}}$ , thus one obtains that $\cosh\left(\frac{\Delta L}{\sqrt{\frac{\varepsilon_C t_G t_{ox}}{\varepsilon_{ox}}}}\right) \approx \sinh\left(\frac{\Delta L}{\sqrt{\frac{\varepsilon_C t_G t_{ox}}{\varepsilon_{ox}}}}\right) \approx 0.5 \exp\left(\frac{\Delta L}{\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}}\right)$ . Therefore, Eqs 5, 6, and 8 can be further simplified as $$V(x) = -\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}} C + 0.5 \left( \frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}} C + V_{sat} + \sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}} E_{sat} \right) \exp \left( \frac{x}{\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}} \right)$$ (14) $$E(x) = -0.5 \left( \sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}} C + \frac{V_{sat}}{\sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}} + E_{sat} \right)$$ (15) $$L_{E} = L - \sqrt{\frac{\varepsilon_{G} t_{G} t_{ox}}{\varepsilon_{ox}}} \log \left( L_{E} \frac{(V_{D} - V_{sat})}{0.5 V_{sat} \sqrt{\frac{\varepsilon_{G} t_{G} t_{ox}}{\varepsilon_{ox}}}} \right)$$ (16) In a field-effect transistor, a lateral electric field in the channel not only results in a drift motion of electrons in the channel, but also changes their disordered thermal motion (the electron energy or electron temperature). Thus, the correlation between the electron temperature and lattice temperature in the channel of a transistor under the saturation bias conditions is given as <sup>16</sup> $$T_e = T_L + \frac{2}{3} \frac{q \tau_e v E_{ch}}{k_B} = T_L + \frac{2}{3} \frac{q \tau_e \mu_e}{k_B} E_s^2$$ (17) where $\mu_{\rm e}$ is the mobility of electrons, $\tau_{\rm e}$ is the ER time of electrons, $\nu$ is the electron velocity, $T_{\rm L}$ is the lattice temperature (device temperature), and $E_{\rm ch}$ is the lateral electric field along the channel. Based on the gradual channel approximation, the effective SBH seen by the channel electrons when they obtain energy from the ER process can be written as $$q\phi_{B} = q\phi_{B0} - k_{B}(T_{e} - T_{L}) = q\phi_{B0} - \frac{2}{3}q\tau_{e}\mu_{e}(E_{s})^{2}$$ $$= q\phi_{B0} - \frac{2}{3}q\tau_{e}\mu_{e}\left[\frac{L_{E}}{\frac{\varepsilon_{G}t_{ox}}{\varepsilon_{ox}} - L_{E}^{2}}\left(-\frac{t_{G}t_{ox}}{\varepsilon_{ox}}qN_{A} + V_{G} - V_{BI} - V_{FB}\right)\right]^{2}$$ $$(18)$$ where $q\phi_B$ is the effective SBH. Eq. 18 clearly shows that the effective Schottky barrier height will be affected by the difference between the electron temperature and lattice temperature. Larger difference between the electron temperature and lattice temperature could cause the larger reduction in the Schottky barrier height. According to the electron energy relationship, electron temperature increases with the square of the lateral electric field, electron energy relaxation time, and electron mobility. A lateral electric field in the channel can be analytically determined according to Eqns. 1–16. Because $L_E \gg \sqrt{\frac{\varepsilon_G t_G t_{ox}}{\varepsilon_{ox}}}$ is usually satisfied, Eq. 18 can be simplified as $$q\phi_B = q\phi_{B0} - \frac{2}{3} \frac{q\tau_e \mu_e}{L_E^2} \left( -\frac{t_G t_{ox}}{\varepsilon_{ox}} q N_A + V_G - V_{BI} - V_{FB} \right)^2$$ $$\tag{19}$$ On the other hand, for n-type graphene, we just need to replace all $(N_A)$ with $(-N_D)$ in above equations. Then the similar equations for n-type graphene can be obtained. For the source-drain current, the following equation of Schottky diode current-voltage relationship $^{16}$ can be used $$I_{DS} = S \frac{4\pi m^* k_B^2 q}{h^3} T^2 \exp\left(-\frac{q\phi_B}{k_B T}\right) \left(\exp\left(\frac{qV_D}{k_B T}\right) - 1\right)$$ (20) where S is the contact area between the source (drain) electrode and the channel (graphene), h is the Planck constant, and $m^*$ is the effective mass of graphene. Therefore the source-drain current with consideration of the channel electrons ER can be written as $$\begin{split} I_{DS} &= S \frac{4\pi m^* k_B^2 q}{h^3} T^2 \times \left( \exp \left( \frac{q V_D}{k_B T} \right) - 1 \right) \\ &\times \exp \left( - \frac{\left( q \varphi_{B0} - \frac{2}{3} \frac{q \tau_e \mu_e}{L_E^2} \left( - \frac{t_G t_{ox}}{\varepsilon_{ox}} q N_A + V_G - V_{BI} - V_{FB} \right)^2 \right)}{k_B T} \right) \end{split}$$ # Discussion In our simulation, main parameters are given as following. The dielectric constant of 2.4 is used for graphene<sup>18</sup>. The thickness of single layer graphene is $0.34\,\mathrm{nm}^{19}$ . According to other reports that the work function of graphene is considered as 4.5 eV in<sup>20</sup> and 4.4 eV in<sup>21</sup>, the work function of graphene is considered as 4.5 eV in this paper<sup>21</sup>. The band gap of 1.12 eV is used for Si<sup>16</sup>. The relative dielectric constant of SiO<sub>2</sub>, Si, and the published electron affinity of SiO<sub>2</sub> and Si are 3.9, 11.9, 0.9 eV and 4.05 eV, respectively [e.g.<sup>22,23</sup>, and references therein]. The ER time is 1 ps<sup>2</sup>, and the mobility is in the range of 1000–200000 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> [3–5, the supplementary materials of 7]. International units have been used in all calculations. It was experimentally reported that the effective SBH between graphene and silicon in a graphene device strongly depends on the gate voltage<sup>7</sup>. Kim, T. G. et al thought that such a SBH lowering effect should originate from the image potential in silicon nanowire field effect transistors (FET), where as the experimentally extracted SBH of 0.5 eV is smaller than that of 0.55 eV from the simulation<sup>8</sup>, and the effective SBH could be expressed as<sup>8,24</sup>, $$q\phi_{Bi} = q\phi_{B0} - q\sqrt{\frac{q|F_m|}{4\pi\varepsilon_s}} = q\phi_{B0} - q\sqrt{\frac{qC_1}{4\pi\varepsilon_s}V_D + \frac{qC_2}{4\pi\varepsilon_s}V_G + \frac{qC_3}{4\pi\varepsilon_s}}$$ (22) where $t_s$ is the thickness of the nanowire, $\varepsilon_s$ is its dielectric constant of the graphene, $q\phi_{Bi}$ is the effective SBH with consideration of the image force, the $C_1$ , $C_2$ , and $C_3$ are fitting parameters. And the channel surface electric field is<sup>24</sup> $$F(x) = \frac{-\left(V_D + V_{bi} - \left(V_G - V_{FB} - q \frac{t_G t_{ox}}{\varepsilon_{ox}} N_d\right)\right) \left(e^{\frac{x}{\lambda}} + e^{-\frac{x}{\lambda}}\right)}{\lambda \left(e^{\frac{L}{\lambda}} + e^{-\frac{L}{\lambda}}\right)} + \frac{\left(V_{bi} - \left(V_G - V_{FB} - q \frac{t_G t_{ox}}{\varepsilon_{ox}} N_d\right)\right) \left(e^{\frac{L-x}{\lambda}} + e^{-\frac{L-x}{\lambda}}\right)}{\lambda \left(e^{\frac{L}{\lambda}} + e^{-\frac{L}{\lambda}}\right)}$$ $$\lambda \left(e^{\frac{L}{\lambda}} + e^{-\frac{L}{\lambda}}\right)$$ (23) where $\lambda = \sqrt{\frac{\varepsilon_s t_s t_{ox}}{\varepsilon}}$ . Thus<sup>24</sup> $$F_{m} = F(0) = \frac{-2\left(V_{D} + V_{bi} - \left(V_{G} - V_{FB} - q\frac{t_{s}t_{ox}}{\varepsilon_{ox}}N_{d}\right)\right)}{\lambda\left(e^{\frac{L}{\lambda}} + e^{-\frac{L}{\lambda}}\right)} + \frac{\left(V_{bi} - \left(V_{G} - V_{FB} - q\frac{t_{s}t_{ox}}{\varepsilon_{ox}}N_{d}\right)\right)}{\lambda}$$ $$(24)$$ and $$C_1 = \left(-\frac{2}{\lambda \left(e^{\frac{L}{\lambda}} + e^{-\frac{L}{\lambda}}\right)}\right) \tag{25}$$ $$C_2 = \left(\frac{2}{\lambda \left(e^{\frac{L}{\lambda}} + e^{-\frac{L}{\lambda}}\right)} - \frac{1}{\lambda}\right) \tag{26}$$ Using the parameters in <sup>24</sup>, for example $\frac{L}{\lambda} = \frac{5 \ \mu m}{\sqrt{\frac{\varepsilon_s t_s t_{ox}}{\varepsilon_{ox}}} \approx \sqrt{\frac{11.9}{3.9} \times (0.05 \ \mu m) \times (5 \ \mu m)}}} > 4$ . Therefore, $\frac{2}{\lambda} e^{-\frac{L}{\lambda}} < \frac{0.03664}{\lambda}$ and $C_2 = \left(-\frac{1}{\lambda}\right)$ because $e^{-\frac{L}{\lambda}} < e^{-4} = 0.01832$ , and $$q\phi_{Bi} = q\phi_{B0} - q\sqrt{0.055V_D + 0.15V_G + \frac{qC_3}{4\pi\varepsilon_s}}$$ (27) $C_1$ , $C_2$ , and $C_3$ are just fitting parameters in the former studies<sup>8,24</sup>. Solving Eqns. 25, 26, $C_1/C_2 = 2e^{-\frac{L}{\lambda}} < 0.03664$ . However, extracted from experimental results, $C_1/C_2=0.02/0.00015\approx 133$ for the positive $V_D$ , significant larger that the above theoretically calculation value, which denotes that the image force can not give a good explanation on the experimental data of the gate controlled SBH. Figure 2. The SBH caused by the image force and the ER as a function of the channel electric field. Figure 3. The experimental values $\sqrt{\Delta\phi}$ and $(\Delta\phi)^2$ as a function of the gate voltage, experimental data from ref. [7]. Therefore, the hot-electron effect is adopted to theoretically investigate the gate controlled SBH in graphene. In the following results, the different effects of the image potential and the ER of channel electrons on the SBH lowering are shown, and the comparison of simulation results with experimental results of silicon nano-wire FETs is given. Figure 2 shows the reduction in the SBH (or the SBH lowering), $\Delta\phi=q\phi_{B0}-q\phi_{B}$ caused by the image force (Eq. 22) and the ER ((Eq. 18)), respectively, as a function of the lateral channel electric field. In Fig. 2, the ER time of 0.8 ps at 300 K²6 and the mobility of 1450 cm/V·s¹6 for electrons in silicon have been used. For $V_{\rm G}=0$ , it could be found that the $\Delta\phi$ between $V_{\rm D}=0$ V and $V_{\rm D}=1$ V is around 0.02 eV according to the experimental data from Fig. 7 of ref. 24. For simplicity, the lateral channel electric field could be simplified as $E_{ch}\approx\frac{V_D}{L}=5$ (kV/cm) at $V_{\rm D}=1$ V and $V_{\rm G}=0$ . It is easily found in Fig. 2 that the reduction of the SBH $\Delta\phi$ caused by the image force is around 0.078 eV at the channel electric field of 5 kV/cm, whereas the $\Delta\phi$ caused by the ER of channel electrons is around 0.019 eV. Fig. 2 proves the validity of the ER of channel electrons as the physical mechanism of the SBH lowering in field-effect transistor by comparing the difference of SBH lowering induced by the image force and ER of channel electrons with experimental results. According to Eq.22, the SBH lowering $(\Delta\phi)$ caused by the image force is proportional to the square root of the gate voltage, which denotes that $\Delta\phi\propto-\sqrt{V_G}$ or $V_G\propto-(\Delta\phi)^2$ . While the SBH lowering caused by the ER of electrons is proportional to the square of the gate voltage according to Eq. 18, which denotes that $\Delta\phi\propto-(V_G)^2$ or $V_G\propto-\sqrt{\Delta\phi}$ . The further comparison of the reductions in SBH calculated by the image potential (the ER of channel electrons) and extracted from experimental data in ref. 7 is given as following. Figure 3 shows that the square of the SBH reduction $(\Delta\phi)^2$ and the square root of the SBH reduction $(\sqrt{\Delta\phi})$ as a function of the gate voltage (the symbols in Fig. 3 are the experimental data that come from Fig. 3 B in ref. [7], and the SBH value of 0.67 eV is used to estimate $\Delta\phi$ ). Although both methods for the SBH lowering using the image force and the ER of channel electrons could be used to explain the SBH lowering observed in the Figure 4. The experimental values $\sqrt{\Delta \phi}$ and $(\Delta \phi)^2$ as a function of the maximum electric field in the graphene/p-Si contact, according to ref. [27]. experimental results, which is shown in Fig. 3. Experimental extracted $\sqrt{\Delta\phi} \sim \text{Vg}$ has a slightly better linear fitting in comparison with the linearly fitting of $(\Delta\phi)^2 \sim \text{Vg}$ . The adjusted R-Square is 0.95557 for linearly fitting of $\sqrt{\Delta\phi}$ to $V_G$ , and the adjusted R-Square is 0.95308 for linearly fitting of $(\Delta\phi)^2$ to $V_G$ , which demonstrates that the SBH lowering caused by the ER of channel electrons agrees better with the experimental results. For the SBH lowering in the graphene/p-Si contacts, the maximum field graphene/p-Si contact under the abrupt approximation can be written as $^{16}$ $$E_{\text{max}} = \frac{\sqrt{qN/\varepsilon_s}}{\sqrt{2\left(\left(\frac{E_g}{2} - kT \ln\left(\frac{N}{n_i}\right)\right)/q - V - \frac{kT}{q}\right)}}$$ (28) where $E_{\rm g}=1.12\,{\rm eV}$ is the band gap of silicon. For a Schottky junction, the reduction in SBH caused by the ER of electrons is $\Delta\phi=\frac{2}{3}q\tau_e\mu_e(E_{\rm max})^2$ according to Eq.18 ( $\sqrt{\Delta\phi}$ should be linearly dependent on $E_{\rm max}$ ), whereas the SBH caused by the image force is $\Delta\phi=q\sqrt{\frac{q\,|E_{\rm max}|}{4\pi\varepsilon_s}}$ according to Eq. 22 $(\Delta\phi)^2$ should be linearly dependent on $E_{\rm max}$ ). Figure 4 shows how experimental values of the $(\Delta\phi)^2$ and $\sqrt{\Delta\phi}$ change with the maximum electric field in the graphene/p-Si contact (the symbols in Fig. 4 are the experimental data and come from Fig. 2 C of ref. [27]). In Fig. 4, it is also clearly shown that there is a better linear fit between experimental extracted $\sqrt{\Delta\phi}$ and $E_{\rm max}$ in comparison with the curve of $(\Delta\phi)^2$ and $E_{\rm max}$ . The adjusted R-Square is 0.99584 when we linearly fit $E_{\rm max}$ to $\sqrt{\Delta\phi}$ , and the adjusted R-Square is 0.96622 when we linearly fit $E_{\rm max}$ to $(\Delta\phi)^2$ . It indicates again that the SBH lowering caused by the ER is more in accord with the experimental results. All above results show that modeling the SBH lowering by using the ER of channel electrons in semiconductor devices is consistent with experimental results. In the following, we will discuss the detailed influence of the ER of channel electrons on the gate controlled SBH lowering. It should be noted that the saturation density of n-type doping in monolayer graphene is around $1\times 10^{13}$ cm $^{-2}$ and the net p-type doping in bilayer and monolayer graphene is around $2\times 10^{13}$ cm $^{-2}$ . It was reported in $^{30}$ that the saturation characteristic of top-gated GFET degrades with the channel length shrinking from $5.6\,\mu\text{m}$ down to $100\,\text{nm}$ , and complete saturation can occur at the channel length of $5.6\,\mu\text{m}$ . The source and drain material of p-type silicon is used in the following calculations. It should be noted that the electron velocity in a graphene can reach $1\times 10^6\,\text{m/s}^1$ , thus the distance of electron transport in the graphene during 1 ps is $1\,\mu\text{m}$ . For the energy balance conditions, all channel length used in the following calculations is larger than $1\,\mu\text{m}$ . And $V_{\text{FB}}=0$ is chosen in the all calculations of this work. Figure 5 shows how the reduction of the SBH caused by the relaxation of channel electrons as a function of the gate voltage for different acceptor densities, where for larger acceptor doping in a GFET a larger gate controlled SBH lowering could be observed. From Fig. 5, it can be concluded that the effective SBH between graphene and electrode in a GFET decreases with the increasing of gate voltage, which clearly shows that the SBH lowering in a GFET can be modulated by applying different gate voltages due to the ER of channel electrons. Figure 6 shows how the reduction of the SBH caused by ER of electrons changes with the gate voltage for different drain voltages. The inset of Fig. 6 shows that the reduction in the SBH caused by the ER of channel electrons slightly increases with the drain voltage. Because the saturation voltage is independent on the drain voltage according to Eq.13 and the relative small change in the effective channel length is caused by the drain voltage according to Eq. 16, the drain voltage could hardly reduce the SBH according to Eqs. 18 or 19. Figure 7 shows that the reduction of the SBH caused by the ER of channel electrons as function of the relative dielectric constant and thickness of the gate oxide in a GFET. It is observed that the reduction of the SBH rapidly increases firstly with the relative dielectric constant of the gate oxide in a GFET, then approaches to a saturation Figure 5. The reduction of the SBH as a function of the gate voltage with the HfO<sub>2</sub> layer thickness of 20 nm for different acceptor density. The channel length is $2 \mu m$ , the drain voltage is 3 V, the electronic mobility is $1300 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ , the ER time is 1 ps and the device temperature is 300 K. Figure 6. The reduction of the SBH as a function of the gate voltage with the HfO<sub>2</sub> layer thickness of 20 nm for different drain voltage. The inset figure shows the reduction of the SBH as a function of drain voltage when the gate voltage is 2 V. The channel length is $2 \mu m$ , the drain voltage is 3 V, the acceptor density in graphene is $1 \times 10^{12}$ cm<sup>-2</sup>, the electronic mobility is 1300 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, the ER time is 1 ps and the device temperature is 300 K. value for the large relative dielectric constant (>20), which implies that gate insulator materials with high relative dielectric constant (>20) should be chosen for the best gate controlled SBH lowering effects in a GFET. Fig. 7 also shows the reduction of the SBH decreases with a thicker oxide since the saturation voltage and electric field decreases with the increasing of oxide thickness according to Eq. 13 and Eq. 12. Figure 8 shows how the reduction of the SBH between the graphene and electrode in a GFET changes with the channel length for different gate voltages under a given drain voltage. The reduction in the SBH firstly rapidly decreases with increasing channel length, then saturates with further increasing of channel length. It is because the strength of saturation electric field along the channel is the reciprocal of the effective channel length according to Eq. 12, under the approximation assumption of gradual channel. It should be noted that the reduction of the SBH is a reciprocal function of the square of the effective channel length according to Eq. 18 or Eq. 19, thus the reduction of the SBH rapidly deceases with the increasing of channel length. Such a reduction is too small to be observed when the channel length is large enough. The inset figure in Fig. 8 illustrates that a change in doping density for small acceptor doping in graphene ( $<1 \times 10^{11} \, \mathrm{cm}^{-2}$ ) have almost no effect on the effective SBH, but a change in doping density for larger acceptor doping in graphene ( $>1 \times 10^{11} \, \mathrm{cm}^{-2}$ ) could significantly affect the effective SBH. Though the models presented in the previous literature work<sup>31,32</sup> could describe the current-voltage characteristics of GFETs, it is difficult to analytically formulate Schottky barrier height lowering effects. In these models, Figure 7. The reduction of the SBH as a function of the relative dielectric constant of the gate oxide with 20 nm thickness. The channel length is $2\,\mu$ m, the acceptor density in graphene is $1\times10^{12}\,\text{cm}^{-2}$ the electronic mobility is $1300\,\text{cm}^2\,\text{V}^{-1}\,\text{s}^{-1}$ , the ER time is 1 ps and the device temperature is $300\,\text{K}$ . Figure 8. The reduction of the SBH as a function of the channel length when the acceptor density in graphene is $1 \times 10^{12} \, cm^{-2}$ . The inset figure shows the reduction of the SBH in as a function of the acceptor density when the channel length is $2\,\mu m$ . The HfO<sub>2</sub> layer thickness is $20\,nm$ , the electronic mobility is $1300\,cm^2\,V^{-1}\,s^{-1}$ , the ER time is $1\,ps$ and the device temperature is $300\,K$ . many parameters have been used for Schottky barrier height lowering effect; where some fitting parameters have to be adopted to keep consistent with experimental results. Therefore, the lack of concise expression for the gate-controlled Schottky barrier height lowering effects limits the practical application of these methods. In our proposed model, main parameters still provide clear physical meanings, especially for the Schottky barrier height lowering effect, indicating that these model parameters could be expressed by device parameters, such as relative dielectric constant, channel density, doping density, and the energy relation time, which ensure device optimization design of the high-performance graphene field effect transistors. At the same time, due to general validity of electron transport of Eqs. 17 and 18 in various semiconductor materials, the proposed model could be extended to non-graphene materials and other device architectures only if the channel electric field is known. In others words, we can obtain similar conclusions by using the derivation of the channel electric field in other device architectures. #### Conclusions In conclusion, the effect of the ER (Energy Relaxation) of channel electrons on the SBH between graphene and electrode in a GFET has been theoretically investigated and physically modeled. The theoretical calculations agree well with experimental data reported in ref. [7,24,27]. The ER of channel electrons can result in a high electron temperature, thus causing a larger reduction in the SBH between graphene and electrode. Based on the energy conservation equation with the balance assumption, a physical model is built in this work to describe the gate controlled SBH lowering effects in a GFET under the saturation mode. The increases in the electron mobility and the ER time of channel electron will result in a linear increase in the reduction in the SBH according to the proposed model (Eq. 19). And the effects of parameters such as oxide thickness, oxide relative dielectric constant, channel length, drain voltage, and acceptor density are analyzed in detail. The drain voltage has slightly effect on the reduction of the SBH. The increase of the gate oxide thickness, the acceptor density in the graphene, and the channel length result in the decrease of SBH reduction magnitude. Whereas, increase in the dielectric constant of the gate oxide and the gate voltage result in obvious SBH reduction. All these results indicate that the effect of electron ER on the reduction in SBH should be seriously taken into account in GFETs with nano-scale dimension. ### References - 1. Novoselov, K. S. et al. Two-dimensional gas of massless Dirac fermions in graphene. Nature 438, 197-200 (2005). - 2. Tiras, E. et al. Effective mass of electron in monolayer graphene: Electron-phonon interaction. J. Appl. Phys. X 113, 043708-1-7 (2013). - 3. Verma, R., Bhattacharya, S. & Mahapatra, S. Modeling of temperature and field-dependent electron mobility in a single-layer graphene sheet. *IEEE Trans. Electron Dev.* **60**, 2695–2698 (2013). - 4. Kotin, I. A. et al. High carrier mobility in chemically modified graphene on an atomically flat high-resistive substrate. J. Phys. D: Appl. Phys. 46, 285303-1-6 (2013). - 5. Zwierzycki, M. Transport properties of rippled graphene. J. Phys.: Condens. Mat. 26, 135303-1-9 (2014). - Tongay, S., Schumann, T., Miao, X., Appleton, B. R. & Hebard, A. F. Tuning Schottky diodes at the many-layer-graphene/semiconductor interface by doping. Carbon 49, 2033–2038 (2011). - 7. Yang, H. et al. Graphene barristor, a triode device with a gate-controlled Schottky barrier. Science 336, 1140-1143 (2012) - 8. Kim, T. G. et al. Barrier Height at the Graphene and Carbon Nanotube Junction. IEEE T. Electron. Dev. 61, 2203-2207 (2014). - 9. Hatakeyama, T., Ishizuka, M., Nakagawa, S. & Fushinobu, K. Electro-Thermal Analysis and Monte Carlo Simulation for Thermal Design of Si Devices. *Trans. Jpn. Inst. Electron. Packag.* 4, 61–67 (2011). - 10. Fushinobu, K. & Hatakeyama, T. Electro-thermal scaling analysis of Si MOSFETs with device length typically larger than 100 nm. *Trans. Jpn. Inst. Electron. Packag.* 4, 31–35 (2011). - 11. Rao, H. & Bosman G. Hot-electron induced defect generation in AlGaN/GaN high electron mobility transistors. *Solid State Electron*. **79**, 11–13 (2013). - 12. Eless, V. et al. Phase coherence and energy relaxation in epitaxial graphene under microwave radiation. Appl. Phys. Lett. 103, 093103-1-3 (2013). - 13. Sun, D. et al. Ultrafast relaxation of excited Dirac fermions in epitaxial graphene using optical differential transmission spectroscopy. Phys. Rev. Lett. 101, 157402-1-4 (2008). - 14. Sun, D. et al. Ultrafast hot-carrier-dominated photocurrent in graphene. Nat. Nanotechnol. 7, 114-118 (2012). - 15. El Banna, M. & El Nokali, M. A pseudo-two-dimensional analysis of short channel MOSFETs. Solid State Electron. 31, 269–274 (1988) - 16. Sze, S. M. & Ng, K. K. Physics of semiconductor devices. 3rd edition, (John Wliey & Sons, New York, 2007). - 17. Terrill, K. W., Hu, C. & Ko P. K. An analytical model for the channel electric field in MOSFETs with graded-drain structures. *IEEE Electron Dev. Lett.* 5, 440–442 (1984). - 18. Lemme, M. C., Echtermeyer, T. J., Baus, M. & Kurz, H. A Graphene Field-Effect Device. IEEE Electron Dev. Lett. 28, 282-4 (2007). - 19. Schmidt, H. et al. Tunable graphene system with two decoupled monolayers. Appl. Phys. Lett. 93, 172108-1-3 (2008). - $20.\ \ Yu, Y.\ J.\ et\ al.\ Tuning\ the\ Graphene\ Work\ Function\ by\ Electric\ Field\ Effect.\ Nano\ Lett.\ \textbf{9}, 3430-3434\ (2009).$ - 21. Giovannetti, G. et al. Doping graphene with metal contacts. Phys. Rev. Lett.; 101, 026803-1-4 (2008). - 22. Mao, L. F., Zhu, C., Zhang, L., Ji, A. & Liu, X. Investigation of Crystal Size Impacts on the Tunneling Current in Germanium Nanocrystal Metal-Oxide-Semiconductor Transistors. Curr. Nanosci. 9, 103–106 (2013) - 23. Mao, L. F. Quantum coupling effects on charging dynamics of nanocrystalline memory devices. *Microelectron. Reliab.* **54,** 404–409 (2014). - 24. Lee, S. H., Yu, Y. S., Hwang, S. & Ahn, D. A SPICE-compatible new silicon nanowire field-effect transistors (SNWFETs) model. *IEEE T. Nanotechnol.* **8**, 643–649 (2009). - 25. Chang, W., Shih, C. H., Luo, Y. X., Wu, W. F. & Lien, C. Drain-induced Schottky barrier source-side hot carriers and its application to program local bits of nanowire charge-trapping memories. *Jpn. J. Appl. Phys.* **53**, 094001-1-5 (2014). - Brugger, S. C. & Schenk, A. First-principle computation of relaxation times in semiconductors for low and high electric fields. Proceedings of the International conf. on Simulation of Semiconductor Processes and Devices, Piscataway NJ (USA), 151–154 (2005). - An, Y., Behnam, A., Pop, E. & Ural, A. Metal-semiconductor-metal photodetectors based on graphene/p-type silicon Schottky junctions. *Appl. Phys. Lett.* 102, 013110-1-5 (2013). - junctions. *Appl. Phys. Lett.* **102,** 013110-1-5 (2013). 28. Kopylov, S., Tzalenchuk, A., Kubatkin, S. & Fal'ko, V. I. Charge transfer between epitaxial graphene and silicon carbide. *Appl. Phys. Lett.* **97,** 112109-1-3 (2010). - 29. Zhou, S. Y., Siegel, D. A., Fedorov, A. V. & Lanzara, A. Metal to insulator transition in epitaxial graphene induced by molecular doping. *Phys. Rev. Lett.* **101**, 086402-1-4 (2008). - 30. Bai, J. et al. Top-gated chemical vapor deposition grown graphene transistors with current saturation. Nano Lett. 11, 2555–2559 (2011). - 31. Jimenez D. & Moldovan O. Explicit drain-current model of graphene field-effect transistors targeting analog and radio-frequency applications. *IEEE T. Electron. Dev.* **58**, 4049–4052 (2011). - 32. Pugnaghi C. *et al.* Semianalytical quantum model for graphene field-effect transistors. *J. Appl. Phys.* **116**, 114505 (2014). # Acknowledgements The authors acknowledge financial support from the National Natural Science Foundation of China, grant Nos. 61076102 and 61471035. # **Author Contributions** L.F. conceived the idea and wrote the main manuscript text. H.Z.L. and J.Y. contributed for the editing of the manuscript. All authors discussed the results and reviewed the manuscript. # **Additional Information** **Competing financial interests:** The authors declare no competing financial interests. **How to cite this article**: Mao, L.-F. *et al.* Physical Modeling of Gate-Controlled Schottky Barrier Lowering of Metal-Graphene Contacts in Top-Gated Graphene Field-Effect Transistors. *Sci. Rep.* **5**, 18307; doi: 10.1038/srep18307 (2015). This work is licensed under a Creative Commons Attribution 4.0 International License. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in the credit line; if the material is not included under the Creative Commons license, users will need to obtain permission from the license holder to reproduce the material. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/